Paper
12 July 2002 Highly manufacturable capacitor-less 1T-DRAM concept
Pierre C. Fazan, Serguei Okhonin, Mikhail Nagoga, Jean-Michel Sallese
Author Affiliations +
Abstract
We introduce a new cell architecture for Dynamic Random Access Memory (DRAM) and embedded DRAM applications. By exploiting the Floating Body characteristics of partially depleted silicon on insulator (SOI) transistors, a capacitor-less DRAM cell structure can store and amplify the stored signal by using only a single transistor. Such a DRAM cell has a footprint two times smaller than that of standard DRAM cells and can be integrated in any CMOS process.
© (2002) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Pierre C. Fazan, Serguei Okhonin, Mikhail Nagoga, and Jean-Michel Sallese "Highly manufacturable capacitor-less 1T-DRAM concept", Proc. SPIE 4692, Design, Process Integration, and Characterization for Microelectronics, (12 July 2002); https://doi.org/10.1117/12.475684
Lens.org Logo
CITATIONS
Cited by 3 scholarly publications.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Transistors

Field effect transistors

Logic

Capacitors

Manufacturing

Oxides

Computer programming

Back to Top