KEYWORDS: Data transmission, Digital electronics, Resistors, Temperature metrology, Transistors, Clocks, Digital electronic circuits, Standards development, Switches, Cryogenics
This paper presents a mixed-signal LVDS driver in 90 nm CMOS technology. The designed LVDS core is to be used as a data link between Infrared Focal Plane Array (IRFPA) detector end and microprocessor input. Parallel data from 220 pixels of IRFPA is serialized by LVDS driver and read out to microprocessor. It also offers a reduced power consumption rate, high data transmission speed and utilizes dense placement of devices for area efficiency. The entire output driver circuit including input buffer draws 5mA while the output swing is 500mV at power supply of 1.2V for data rate of 6.4Gbps.Total LVDS chip area is 0.79 mm2. Due to these features, the designed LVDS driver is suitable for purposes such as portable, high-speed imaging.
KEYWORDS: Capacitors, Sensors, Readout integrated circuits, Digital electronics, Quantization, Signal to noise ratio, Staring arrays, Long wavelength infrared, Analog electronics, CMOS technology
This paper presents and discusses digital pixel readout integrated circuit architectures for long wavelength infrared (LWIR) in CMOS technology. Presented architectures are designed for scanning and staring arrays type detectors respectively. For scanning arrays, digital time delay integration (TDI) is implemented on 8 pixels with sampling rate up to 3 using CMOS 180nm technology. Input referred noise of ROIC is below 750 rms electron meanwhile power dissipation is appreciably under 30mW. ROIC design is optimized to perform at room as well as cryogenic temperatures. For staring type arrays, a digital pixel architecture relying on coarse quantization with pulse frequency modulation (PFM) and novel approach of extended integration is presented. It can achieve extreme charge handling capacity of 2.04Ge- with 20 bit output resolution and power dissipation below 350 nW in CMOS 90nm technology. Efficient mechanism of measuring the time to estimate the remaining charge on integration capacitor in order to achieve low SNR has employed.
KEYWORDS: Signal to noise ratio, Readout integrated circuits, Cryogenics, Instrument modeling, Long wavelength infrared, Digital electronics, Molybdenum, Temperature metrology, Analog electronics, Sensors
This paper presents and discusses the cryogenic temperature (77K) measurement results of a digital readout integrated circuit (DROIC) for a 32x32 long wavelength infrared pixel sensor array designed in 90nm CMOS process. The chip achieves a signal-to-noise ratio (SNR) of 58dB with a charge handling capacity of 2.03Ge- at cryogenic temperature with 1.3mW of power dissipation. The performance of the readout is discussed in terms of power dissipation, charge handling capacity and SNR considering the fact that the process library models are not optimized for cryogenic temperature operation of the Metal-Oxide-Semiconductor (MOS) devices. These results provide an insight to foresee the design confrontations due to non-optimized device models for cryogenic temperatures particularly for short channel devices
Implementation of a CMOS digital readout integrated circuit (DROIC) based on pixel level digital time delay integration (TDI) for scanning type LWIR focal plane arrays (FPAs) is presented. TDI is implemented on 8 pixels with over sampling rate of 3. Analog signal integrated on integration capacitor is converted to digital domain in pixel, and digital data is transferred to TDI summation counters, where contributions of 8 pixels are added. Output data is 16 bit, where 8 bits are allocated for most significant bits and 8 bits for least significant bits. Control block of the ROIC, which is responsible of generating timing diagram for switches controlling the pixels and summation counters, is realized with VerilogHDL. Summation counters and parallel-to-serial converter to convert 16 bit parallel output data to single bit output are also realized with Verilog HDL. Synthesized verilog netlists are placed&routed and combined with analog under-pixel part of the design. Quantization noise of analog-to-digital conversion is less than 500e-. Since analog signal is converted to digital domain in-pixel, inaccuracies due to analog signal routing over large chip area is eliminated. ROIC is fabricated with 0.18μm CMOS process and chip area is 10mm2. Post-layout simulation results of the implemented design are presented. ROIC is programmable through serial or parallel interface. Input referred noise of ROIC is less than 750 rms electron, while power consumption is less than 30mW. ROIC is designed to perform in cryogenic temperatures.
KEYWORDS: Quantization, Signal to noise ratio, Readout integrated circuits, Capacitance, Clocks, Electrons, Capacitors, Digital electronics, Time metrology, Staring arrays
This paper presents a digital ROIC for staring type arrays with extending counting method to realize very low quantization noise while achieving a very high charge handling capacity. Current state of the art has shown that digital readouts with pulse frequency method can achieve charge handling capacities higher than 3Ge- with quantization noise higher than 1000e-. Even if the integration capacitance is reduced, it cannot be lower than 1-3 fF due to the parasitic capacitance of the comparator. For achieving a very low quantization noise of 161 electrons in a power efficient way, a new method based on measuring the time to measure the remaining charge on the integration capacitor is proposed. With this approach SNR of low flux pixels are significantly increased while large flux pixels can store electrons as high as 2.33Ge-. A prototype array of 32×32 pixels with 30μm pitch is implemented in 90nm CMOS process technology for verification. Measurement results are given for complete readout.
KEYWORDS: Short wave infrared radiation, Sensors, Infrared imaging, Signal to noise ratio, Infrared radiation, Staring arrays, Readout integrated circuits, High dynamic range imaging, Analog electronics, Capacitors
This paper presents novel unit cell architecture for short wave infrared (SWIR) imaging applications. It has two input stages which are CTIA and SFD covering for both respectively low and high light, levels and automatic input stage selection circuitry that chooses best input stage. User can select 2 modes for FPA manual and automatic mode. In manual mode, user can set CTIA or SFD for all pixels according to user needs. In automatic mode, each pixel selects input stage itself according to light level. Light level threshold can be adjusted with reference voltage. Automatic input stage selection for each pixel brings high SNR level and low noise along with highest possible dynamic range for SWIR imaging applications. CMOS 0.18μm technology is used to realize unit cell. In the architecture of unit cell, circuit level techniques are used to optimize layout size.
KEYWORDS: Readout integrated circuits, Analog electronics, Digital electronics, Sensors, Capacitance, Signal to noise ratio, Multiplexers, Long wavelength infrared, Amplifiers, Imaging systems
Design of a 90×8 CMOS readout integrated circuit (ROIC) based on pixel level digital time delay integration (TDI) for scanning type LWIR focal plane arrays (FPAs) is presented. TDI is implemented on 8 pixels which improves the SNR of the system with a factor of √8. Oversampling rate of 3 improves the spatial resolution of the system. TDI operation is realized with a novel under-pixel analog-to-digital converter, which improves the noise performance of ROIC with a lower quantization noise. Since analog signal is converted to digital domain in-pixel, non-uniformities and inaccuracies due to analog signal routing over large chip area is eliminated. Contributions of each pixel for proper TDI operation are added in summation counters, no op-amps are used for summation, hence power consumption of ROIC is lower than its analog counterparts. Due to lack of multiple capacitors or summation amplifiers, ROIC occupies smaller chip area compared to its analog counterparts. ROIC is also superior to its digital counterparts due to novel digital TDI implementation in terms of power consumption, noise and chip area. ROIC supports bi-directional scan, multiple gain settings, bypass operation, automatic gain adjustment, pixel select/deselect, and is programmable through serial or parallel interface. Input referred noise of ROIC is less than 750 rms electrons, while power consumption is less than 20mW. ROIC is designed to perform both in room and cryogenic temperatures.
This paper presents a digital ROIC for staring type arrays with extending counting method to realize very low quantization noise while achieving a very high charge handling capacity. Current state of the art has shown that digital readouts with pulse frequency method can achieve charge handling capacities higher than 3Ge- with quantization noise higher than 1000e-. Even if the integration capacitance is reduced, it cannot be lower than 1-3 fF due to the parasitic capacitance of the comparator. For achieving a very low quantization noise of 200 electrons in a power efficient way, a new method based on measuring the time to measure the remaining charge on the integration capacitor is proposed. With this approach SNR of low flux pixels are significantly increased while large flux pixels can store electrons as high as 2.33Ge-. A prototype array of 32x32 pixels with 30μm pitch is implemented in 90nm CMOS process technology for verification. Simulation results are given for complete readout.
This paper presents novel unit cell architecture for short wave infrared (SWIR) imaging applications. It has two input stages which are CTIA and SFD covering for both respectively low and high light levels and automatic input stage selection circuitry that chooses best input stage. A user can select 2 modes for FPA manual and automatic mode. In manual mode, user can set CTIA or SFD for all pixels according to user needs. In automatic mode, each pixel selects input stage itself according to light level. Automatic input stage selection for each pixel brings high SNR level and low noise along with highest possible dynamic range. Standard CMOS 0.18µm TSMC technology is used to realize unit cell. In the architecture of unit cell, circuit level techniques are used to optimize layout size.
In this work, PbS Colloidal Quantum Dots (CQD) based photodiodes are realized on both silicon substrates and on the replicas of the ROICs in order to demonstrate fully integrated FPAs. Careful optimization of PbS CQD film formation and ligand exchange process, together with optimization of IC integrable process steps resulted in high performance, monolithically integrable photodiodes. High quantum efficiencies such as 32% is achieved for photodiodes on Si substrates and high responsivities up to 5,73 A/W is achieved for photodiodes on ROIC replicas. Also these detectors achieved very high normalized detectivities such as; 1.36 x 1011 Jones and 1.42 x 1012 Jones under 1V and 2V reverse bias respectively, which is close to conventional InGaAS SWIR detectors.
Design and realization of a 144x7 silicon readout integrated circuit (ROIC) based on switched capacitor TDI for
MCT LWIR scanning type focal plane arrays (FPAs) and its corresponding hybrid integrated test circuits are
presented. TDI operation with 7 detectors improves the SNR of the system by a factor of √7, while oversampling
rate of 3 improves the spatial resolution of the system. ROIC supports bidirectional scan, 5 adjustable gain
settings, bypass operation, automatic gain adjustment in case of mulfunctioning pixels and pixel select/deselect
properties. Integration time of the system can be determined by the help of an external clock. Programming of
ROIC can be done in parallel or serial mode according to the needs of the system. All properties except pixel
select/deselect property can be performed in parallel mode, while pixel select/deselect property can be performed
only in serial mode. ROIC can handle up to 3.75V dynamic range with a load of 25pF and output settling time of
80ns. Input referred noise of the ROIC is less than 750 rms electrons, while the power consumption is less than
100mW. To test ROIC in absence of detector array, a process and temperature compensated current reference
array, which supplies uniform input current in range of 1-50nA to ROIC, is designed and measured both in room
and cryogenic (77ºK) temperatures. Standard deviations of current reference arrays are measured 3.26% for 1nA
and 0.99% for 50nA. ROIC and current reference array are fabricated seperately, and then flip-chip bonded for the
test of the system. Flip-chip bonded system including ROIC and current reference test array is successfully
measured both in room and cryogenic temperatures, and measurement results are presented. The manufacturing
technology is 0.35μm, double poly-Si, four metal, 5V CMOS process.
Design and measurement of a silicon readout integrated circuit (ROIC) based on switched capacitor time delay
integration (TDI) technique for LWIR HgCdTe Focal Plane is presented. ROIC incorporates time delay integration (TDI)
functionality for scanning type of detector by using switched capacitor technique with a supersampling rate of
three, increasing SNR and the spatial resolution. ROIC, in terms of functionality, is capable of bidirectional scan,
programmable integration time, 5 gain settings at the input and auto gain adjustment with pixel deselection capability.
Programming can be done parallel or serially with test mode functionality. ROIC can handle up to 3.75V dynamic range
with the load being 25pF capacitive, output settling time is less than 80 nsec. This low power ROIC consumes less than
100mW. Moreover, input referred noise is less than 750 rms electrons. Simulations and measurements are done in both
room temperature and cryogenic (77 °K) temperatures. In order to measure and simulate chip without a detector, process
and temperature invariant current source block that imitate detector currents are designed as well. The manufacturing
technology is 0.35μm, double poly-Si, four-metal (3 metals and 1 top metal) 5V CMOS process.
Design of a silicon readout integrated circuit (ROIC) for LWIR HgCdTe Focal Plane is presented. ROIC incorporates
time delay integration (TDI) functionality over seven elements with a supersampling rate of three, increasing SNR and
the spatial resolution. Novelty of this topology is inside TDI stage; integration of charges in TDI stage implemented in
current domain by using switched current structures that reduces required area for chip and improves linearity
performance. ROIC, in terms of functionality, is capable of bidirectional scan, programmable integration time and 5 gain
settings at the input. Programming can be done parallel or serially with digital interface. ROIC can handle up to 3.5V
dynamic range with the input stage to be direct injection (DI) type. With the load being 10pF capacitive in parallel with
1MΩ resistance, output settling time is less than 250nsec enabling the clock frequency up to 4MHz. The manufacturing
technology is 0.35μm, double poly-Si, four-metal (3 metals and 1 top metal) 5V CMOS process.
Silicon Readout Integrated Circuits (ROIC) for HgCdTe Focal Plane Arrays of 1×4 and 72×4 photovoltaic detectors are
represented. The analog circuit blocks are completely identical for both, while the digital control circuit is modified to
take into account the larger array size. The manufacturing technology is 0.35μm, double poly-Si, three-metal CMOS
process. ROIC structure includes four elements TDI functioning with a super sampling rate of 3, bidirectional scanning,
dead pixel de-selection, automatic gain adjustment in response to pixel deselection besides programmable four gain
setting (up to 2.58pC storage), and programmable integration time. ROIC has four outputs with a dynamic range of 2.8V
(from 1.2V to 4V) for an output load of 10pF capacitive in parallel with 1MΩ resistance, and operates at a clock
frequency of 5 MHz. The input referred noise is less than 1037 μV with 460 fF integration capacitor, corresponding to
2978 electrons.
Access to the requested content is limited to institutions that have purchased or subscribe to SPIE eBooks.
You are receiving this notice because your organization may not have SPIE eBooks access.*
*Shibboleth/Open Athens users─please
sign in
to access your institution's subscriptions.
To obtain this item, you may purchase the complete book in print or electronic format on
SPIE.org.
INSTITUTIONAL Select your institution to access the SPIE Digital Library.
PERSONAL Sign in with your SPIE account to access your personal subscriptions or to use specific features such as save to my library, sign up for alerts, save searches, etc.